EXPLOITING RUN-TIME RECONFIGURATION IN STENCIL COMPUTATION

Xinyu Niu\textsuperscript{1}, Qiwei Jin\textsuperscript{1}, Wayne Luk\textsuperscript{1}, Qiang Liu\textsuperscript{2} and Oliver Pell\textsuperscript{3}

\textsuperscript{1}Dept. of Computing, School of Engineering, Imperial College London, UK
\textsuperscript{2}School of Electronic Information Engineering, Tianjin University, China
\textsuperscript{3}Maxeler Technologies, UK
Email: \{nx210, qj04, wl\}@doc.ic.ac.uk, qiang.liu205@gmail.com, oliver@maxeler.com

ABSTRACT

Stencil computation is computationally intensive and required by many applications. This paper proposes an approach to exploit run-time reconfigurability of field-programmable accelerators for stencil computation. System throughput is optimized by partitioning, analysing and scheduling tasks in applications to remove idle functions. To evaluate the proposed approach, Reverse Time Migration (RTM), a high performance application, is developed. Our optimized run-time reconfigurable solution, which targets a Virtex-6 FPGA in a Maxeler MAX3424A system, can achieve an improved throughput of 102.8 GFlop/s, up to two orders of magnitude faster than the CPU reference designs, 1.59 times faster than the best published GPU and FPGA results, and 1.45 times faster than an optimized static implementation.

1. INTRODUCTION

Run-time reconfiguration aims at improving system performance during execution. At the early stage of reconfigurable computing, virtual hardware [1] is introduced to temporally partition applications into smaller configurations that fit targeted reconfigurable platforms. Nowadays, as Moore’s Law continues, the latest generation of FPGAs is capable of accommodating many high performance applications. The challenges for run-time reconfiguration become finding optimisations for available resources.

Three key challenges are as follows. First, due to data dependency, application structure and reconfiguration overhead, different combination of functions will lead to different overall system performance. A partitioning method is thus required to split applications into separate configurations, according to application characteristics and properties of reconfigurable systems. Second, within a valid partition, combined functions should be optimised for available resources to eliminate idle functions during run time, to improve system concurrency and throughput; such optimisations should be derived from systematic exploration of the design space. Third, high performance applications should be developed based on the proposed approach, to evaluate its effectiveness.

In this work, we propose a systematic methodology to address these challenges, with a focus on stencil computation.

- A novel partitioning algorithm for extracting valid and optimised partitions recursively, which underpins an automatic approach to exploit run-time potential and to achieve optimal system acceleration.

- An analytical model to enable systematic exploration of design space involving stencil computation for optimising memory architectures, precision optimisation, computation transformation, and design scalability, with promising experimental results in improving speed and resource usage.

- A high performance application, RTM, has been developed based on the proposed approach. It is, to the best of our knowledge, the first RTM design involving run-time reconfiguration.

The rest of the paper is organised as following: Section 2 reviews previous efforts in Run-time Reconfiguration (RTR) and in stencil computation. Section 3 presents an overview of a novel design flow. Section 4 presents the partitioning algorithm. Section 5 describes our analytical model, and explains the formulation steps. Section 6 presents the scheduling algorithm. Section 7 shows experimental results and evaluates the proposed framework. Finally, Section 8 draws the conclusion.

2. RELATED WORK

2.1. Run-Time Reconfiguration

Run-time reconfiguration is an emerging area to improve system performance during design time and during run-time. At design time, the dynamic property is used to improve floorplanning [2] and to accelerate design validation [3]. During run-time, applications with slowly varying inputs and
various scenarios are dynamically optimised. An adaptive 32-tap FIR filter [4], robotic applications [5] and sorting architectures [6] are implemented to dynamically elaborate the designs and to temporally share resources. In this work, we focus on improving system throughput by dynamically reconfiguration tasks.

Temporal partitioning is investigated in [7] to fit large applications into limited logic area. Tasks are presented with data flow graphs (DFGs), and partitioned under resource constraints. The problem is formulated as a Integer Nonlinear Programming (INLP) model [8] to minimise the communication efforts between partitioned segments. Spatial partitioning is covered in [9] to support multiple devices. The motivation for these partitioning algorithms is that there are not enough resources to accommodate the targeted applications. In this paper, we focus on exploiting run-time reconfiguration in removing idle functions.

2.2. Stencil Computation

Stencil computation is widely used in diverse areas such as heat diffusion, electromagnetic and fluid dynamics. By sweeping over a spatial grid, the stencil kernel performs nearest neighbouring computation in multiple dimensions. As the number of dimensions increase, memory access becomes more sparse, limiting achievable throughput. Various efforts have been put to fill the gap between the high performance requirements and the low computational intensity. The stencil computation has been optimised to exploit parallelism of Graphics Processing Units (GPUs) [10, 11, 12] and reconfigurable architectures of FPGAs [13, 14, 15]. However, none of the previous work exploits run-time properties of the stencil computation.

3. FRAMEWORK OVERVIEW

3.1. Motivating Problem

The motivating problem is presented in Figure 1. For high performance application with multiple functions, more often than not, there are idle functions from time to time. Due to data dependency and application structure, idle functions appear in certain time steps and conditions. As shown in Figure 1, the target application has functions \( A, B \) and \( C \). With static design methods, the three functions will be mapped into reconfigurable fabrics, and the mapped kernels will be duplicated as many as possible to utilise the concurrency of hardware. In this way, at time step 0 and time step 2, function \( B \) and \( C \) will be idle, reducing the system performance and efficiency. In the meanwhile, multiplexed or demultiplexed functions cannot be active at the same time, further limiting the system performance.

At circuit level, the idle nodes in a data flow graph can be eliminated with operations scheduling and resource sharing, given the nodes can be mapped into the same hardware block. However, the I/O interfaces and arithmetic operations of different functions differ from each other. The requirements of static methods are no longer satisfied. The another solution to eliminate the idle functions involves the run-time reconfiguration. As shown in Figure 1, the application can be partitioned into different configurations. By dynamically reconfiguring the hardware, the functions can be implemented only when required. The resource consumption at each time step can be reduced, and system parallelism can thus be increased. In this work, we aim at utilising run-time reconfiguration to achieve the optimal run-time solutions for target applications.

3.2. Design Flow

Design flow of the proposed approach is presented in Figure 2. Applications are represented with DFGs. From bottom to top, the applications are divided into functions, segments, configurations and partitions.

**Definition 1**: A function is the smallest element of the proposed approach. Functions assigned the same data dependency level are combined into a segment.

**Definition 2**: An application configuration is a design file containing one or several application segments. It can be synthesised and downloaded onto the reconfigurable fabrics.

**Definition 3**: A valid partition indicates a combination of non-overlapping application configurations that is capable of properly accomplishing the application functionality.

The approach includes three automatic steps: application partitioning, configuration analysing, and partition scheduling. The partitioner generates all valid application partitions that respect the data dependency. The model traverses configurations within partitions, exploiting maximum throughput and estimating reconfiguration overhead of the investigated configuration. Finally, the scheduler algorithm evaluates valid application partitions, based on the estimations from the analytical model. The optimal partition is selected and mapped onto the targeting platform as sched-
uled. The partitioner, the analytical model and the scheduler are presented in more detail, in the following sections.

### 4. APPLICATION PARTITIONING

The major objective of the partitioner is to generate valid application partitions under data dependency constraints. The problem is formulated as a DFG, $G = (V, E, F)$, where $V$ and $E$ are sets of nodes and edges. $f_i \in F$ indicates the function of the node. The partitioning process is demonstrated in Figure 3. Level assignment, configuration combination and application partitioning are executed step by step.

**Fig. 3.** (a) application DFG, (b) level assignment, (c) configuration formation, (d) valid configurations, (e) application partitioning, (f) one valid partition.

**Algorithm 1 Partitioning Algorithm.**

**Labels:** $s_i$: segments, $c_i$: configurations, $p_i$: partitions  
**Functions:** Add: combine a node into a configuration, Func: test whether all functions are contained, Min: get the minimum level in partition.

1: for Level $i = Level_{max} \rightarrow 0$ do  
2: for Level $j = i \rightarrow 0$ do  
3: $c_{ij} \leftarrow s_i$  
4: if $i \neq j$ then  
5: $s_i.\text{Add}(s_j)$  
6: end if  
7: end for  
8: end for  
9: Level $i = Level_{max}$  
10: for Level $j = Level_{max} \rightarrow 0$ do  
11: $p \leftarrow c_{ij}$  
12: $\text{Find\_Partition}(p)$  
13: end for

Level assignment is an effective way to protect data dependency. Normally, reconfigurable architectures stream data into customised data-paths, eliminating redundant operations such as instruction fetch and decoding. To maximise streaming operations, nodes are assigned As Late As Possible (ALAP), and functions at the same level are combined as a segment. Several basic rules can be set to simplify the partition process for reconfigurable systems. (1) The order of segments in a configuration does not matter. Configuration $<1,2>$ and configuration $<2,1>$ are implemented using the same hardware. In other words, the partitioner needs only to traverse nodes in one direction. (2) To protect data dependency, only segments with consecutive levels are allowed in a configuration. (3) Configurations with overlapping segments cannot be combined into a partition, as redundant hardware will be implemented otherwise. Combining process can thus be accelerated by reducing the search space. The partitioning algorithm is listed in Algorithm 1 and Algorithm 2, where segments are combined into configurations, and valid partitions are extracted recursively.

### 5. ANALYTICAL DESIGN MODEL

Bounded by physical limitations, the analytical model formulates the design space to exploit the maximum configuration performance. Model parameters are listed in Table 1. The model operations involve analysing applications, formulating hardware constraints and estimating configuration performance. The streaming concept is introduced to stream data from memory into customised data-paths, eliminating redundant operations. A design kernel refers to a hardware implementation consisting memory systems and
The streaming architecture and data structure are presented in Figure 4. Kernels are duplicated vertically along the memory side. On the other hand, in terms of resource computation versus communication (c/c) ratio and maximising data reuse ratio. As data are streamed into computing engines, a c/c ratio less than one will stall computation at the ideal level. The data reuse ratio is maximised, as only data no longer needed will be streamed out. When the stencil operators are duplicated as shown in Figure 5, the required data overlap with each other as long as the data being processed are consecutive on one dimension. The memory architecture can thus be further customised, constructing a shared cache for parallel data-paths. The number of memory access operations provided by the cache scales with data-path parallelism, without consuming more memory resources.

Arithmetic operations are mapped onto reconfigurable fabrics as customised data-paths. Given an ideal c/c ratio, a single data-path can generate one valid result in every clock cycle. While the throughput of a data-path reaches the theoretical upper bound, several optimisation techniques can be applied to reduce resource consumption.

**Algorithm 2** Find_Partition(p)

1: Level i = Min(p) - 1
2: if Func(p) then
3: Partition.Add(p)
4: Return
5: else
6: for Level j = i -> 0 do
7: $p_{ij} \leftarrow p.Add(c_{ij})$
8: Find_Partition($p_{ij}$)
9: end for
10: Return
11: end if

Parallel data-paths. Kernels are duplicated vertically along the memory banks and horizontally with serial connections. The streaming architecture and data structure are presented in Figure 4.

**Table 1. Model Parameters**

<table>
<thead>
<tr>
<th>Model Variables</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\alpha, \beta$</td>
<td>bit-width optimisation ratio</td>
</tr>
<tr>
<td>$B$</td>
<td>arithmetic operation transformation ratio</td>
</tr>
<tr>
<td>$T$</td>
<td>kernel operating frequency</td>
</tr>
<tr>
<td>$I_{hal}$</td>
<td>overhead for blocking and multiple time steps</td>
</tr>
<tr>
<td>$O_h, O_t$</td>
<td>data-path, kernel and time dimension parallelism</td>
</tr>
<tr>
<td>$P_{dp}, P_{hal}$</td>
<td>BRAMs, DSPs, LUTs and FFs usage</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Model Coefficients</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$D, S$</td>
<td>data size and stencil order</td>
</tr>
<tr>
<td>$x, y, z$</td>
<td>x, y, z dimension size</td>
</tr>
<tr>
<td>$R_c/c$</td>
<td>computation versus communication ratio</td>
</tr>
<tr>
<td>$R_s/x$</td>
<td>standard / Monte-Carlo computation results</td>
</tr>
<tr>
<td>$N_{imp}$</td>
<td>number of Monte-Carlo paths</td>
</tr>
<tr>
<td>$N_{mp}/c$</td>
<td>number of arithmetic operations / constant input</td>
</tr>
<tr>
<td>$W_{dp}$</td>
<td>data-path width</td>
</tr>
<tr>
<td>$W_m$</td>
<td>memory channel width</td>
</tr>
<tr>
<td>$BW_m$</td>
<td>memory bandwidth</td>
</tr>
<tr>
<td>$B_w$</td>
<td>impacts of $B$ on data-path width</td>
</tr>
<tr>
<td>$D_{O/L/F}$</td>
<td>impacts of $B$ on resource usage</td>
</tr>
<tr>
<td>$T_{&lt;B/D/L/F,1&gt;}$</td>
<td>resource usage of operation i under ratio $T$</td>
</tr>
<tr>
<td>$L_{dp}$</td>
<td>infrastructure LUTs / FFs usage</td>
</tr>
<tr>
<td>$\gamma$</td>
<td>available resources of type i</td>
</tr>
<tr>
<td>$\theta$</td>
<td>configuration size per unit area</td>
</tr>
<tr>
<td>$\phi$</td>
<td>reconfiguration interface throughput</td>
</tr>
<tr>
<td>$c_{en}$</td>
<td>communication interface throughput</td>
</tr>
</tbody>
</table>

**Model Objectives**

| $C_s$ | configuration execution time |
| $C_{re}$ | reconfiguration time |
| $C_{mm}$ | configuration memory transfer time |

**Fig. 4.** Basic hardware architecture and data structure.

**Fig. 5.** Memory architectures for (a) a single stencil operator and (b) parallel stencil operators.
error is bounded to $10^{-3}$.

$$\epsilon = \sqrt{\frac{\sum_{i=1}^{n} \sum_{j=1}^{D} (R_i - R_j)^2}{nmp \cdot D}}$$ \hspace{1cm} (1)

Arithmetic operations can be mapped into either embedded processors or FFs/LUTs pairs. The arithmetic operations are divided into addition, general multiplication, and constant multiplication. The computation transformation is automated in the model to release more limited resources.

Finally, design scalability is investigated to further improve system performance. With the scalable memory architecture, data-paths can be easily duplicated without introducing overhead. The data-path parallelism is expressed as $N_{dp}$. At the kernel level, multiple computation engines can be constructed along the off-chip memory banks. With isolated local memory systems, the duplicated computing engines need to process different cube regions. Domain decomposition is implemented to decompose the cube into smaller blocks. This technique also effectively reduces memory requirements. As a consequence, additional data are streamed into the kernel to provide neighbouring data for the edge points of decomposed blocks, as shown in Figure 4. The overhead ratio for domain decomposition is expressed as:

$$O_b = \frac{x - 2 \cdot S}{n \cdot x \cdot y} = \frac{y - 2 \cdot S}{n \cdot y}$$ \hspace{1cm} (2)

$$n_x = \frac{x - 2 \cdot S}{\alpha} = 2 \cdot S, \quad n_y = \frac{y - 2 \cdot S}{\beta} + 2 \cdot S$$ \hspace{1cm} (3)

In time dimension, the data dependency between different time steps can be satisfied by connecting kernels serially [16]. The results from the current time step are fed into operations in the next time step, accomplishing multiple time steps in one memory pass. Moreover, edge data of decomposed blocks wrap in when decomposed blocks are passed through serial kernels, introducing overhead for serial duplication.

$$O_t = \begin{cases} \frac{n_x + (P_t - 1) \cdot 2 \cdot S}{n_x}, & \frac{n_y + (P_t - 1) \cdot 2 \cdot S}{n_y} = 1 \quad \alpha \cdot \beta = 1 \\ \frac{1}{n_x}, & \alpha \cdot \beta = 1 \end{cases}$$ \hspace{1cm} (4)

Off-chip physical constraints at the memory side include the limited memory bandwidth and the memory access pattern. The maximum throughput of off-chip memories limits design parallelism along the memory side.

$$BW_m \geq (W_{dp} \cdot B_w \cdot P_{dp}) \cdot P_{knl} \cdot f_{knl}$$ \hspace{1cm} (5)

$$W_m = N \cdot (W_{dp} \cdot B_w \cdot P_{dp}) \quad N \in \{1, 2, 3, \ldots\}$$ \hspace{1cm} (6)

Eq.(5) constructs the memory bandwidth upper bound. As irregular memory access will consume additional resources, width of data-paths are rounded up to the nearest supported value. In the meanwhile, off-chip data are accessed in a burst manner to maximise memory throughput. Eq.(6) ensures that accommodated data-paths can be properly integrated into the memory access pattern.

Available on-chip resources limit the number of accommodated kernels. Memory resources are consumed by the customised memory systems and data buffers inserted to synchronise computation. As shown in Figure 5, increasing $P_{dp}$ ($(a) \rightarrow (b)$) will reduce cache depth along the x-dimension, thus reducing the buffer size. Moreover, the precision optimisation will reduce the memory resource consumption, as smaller data $(W_{dp} \cdot B_w)$ need to be cached.

$$1 \geq B_s = \frac{\sum P_{knl} P_i P_{dp} m_{dp} \cdot (S \cdot (2 + N_c) + 1)}{A_B / \left( W_{dp} \cdot B_w \right)}$$ \hspace{1cm} (7)

$$m_{dp} = \frac{n_x + (P_i - 1) \cdot 2S}{P_{dp}} \cdot (n_y + (P_t - 1) \cdot 2S)$$ \hspace{1cm} (8)

Controlled by the transformation ratio $T$ and bit-width optimisation ratio $B$, optimised operators are mapped into DSP blocks and logic pairs. $I_t$ and $P_T$ indicate resource consumption of infrastructures such as memory controllers. Therefore, the resource consumption can be described by:

$$1 \geq D_S = \sum N_{dp,i} \cdot B_{D,i} \cdot T_{D,i}$$ \hspace{1cm} (9)

$$1 \geq L_S = \sum N_{dp,i} \cdot B_{L,i} \cdot T_{L,i} + I_L$$ \hspace{1cm} (10)

$$1 \geq F_S = \sum N_{dp,i} \cdot B_{F,i} \cdot T_{F,i} + I_F$$ \hspace{1cm} (11)

Configuration performance includes maximum configuration throughput and the corresponding reconfiguration overhead. With the partitioning algorithm protecting data dependency, functions in a configuration can either be serially connected or executed simultaneously. In both scenarios, all functions can be combined into a single data-path. Execution time of the configuration can be estimated as:

$$C_t = R_{c/c} \cdot \frac{D \cdot O_b \cdot O_t}{f_{knl} \cdot P_{knl} \cdot P_{dp} \cdot P_t}$$ \hspace{1cm} (12)

The reconfiguration time depends on the size of configuration file and throughput of configuration interface. The configuration file size can be estimated with the area usage. As data need to be reorganised for different configurations, the other overhead is the time consumed by memory data transfers.

$$C_{re} = \frac{\gamma \cdot \text{Max}(B_s, D_s, L_s, F_s)}{\theta}$$ \hspace{1cm} (13)

$$C_m = \frac{2 \cdot D \cdot W_{dp} \cdot (1 + N_c) \cdot B_w}{\phi}$$ \hspace{1cm} (14)

Within a configuration, resource consumption of analysed functions can be accumulated. When accumulating the
Variables: \( v_i \): nodes, \( p_i \): partitions, Cur: current configuration

Functions \( \text{Conf}(v_i, p_i) \): find the configuration in partition \( p_i \) that \( v_i \in c_i \)

1: for \( p_i \in \text{Partitions} \) do
2: for \( v_i \in \text{Source Nodes} \) do
3: Cur ← \( \text{Conf}(v_i, p_i) \)
4: while \( v_i.\text{NextNode} \neq \emptyset \) do
5: if \( v_i \notin \text{Cur} \) then
6: Cur ← \( \text{Conf}(v_i, p_i) \)
7: \( T_{exe} += \text{Cur}.C_{re} + \text{Cur}.C_m \)
8: end if
9: \( T_{exe} += \text{Cur}.C_i \)
10: \( v_i \leftarrow v_i.\text{NextNode} \)
11: end while
12: \( p_i, T \leftarrow \text{Max}(T_{exe}) \)
13: end for
14: Partition ← Min(\( p_i, T \))
15: end for

memory bandwidth constraints, if implemented tasks stream data from other data-paths instead of the off-chip memory, the overlapped data-path width can be removed from the accumulation. Subject to the constraints, configuration variables providing the maximum throughput can be scheduled.

6. PARTITION SCHEDULING ALGORITHM

With the analytical model providing the optimal design for every configuration, the performance of valid partitions can be properly estimated. A scheduler is developed to evaluate all valid partitions. The scheduling algorithm is listed in Algorithm 3. For every valid partition, the scheduler traverses all node paths, accumulating the execution time \( T_{exe} \). Once reconfiguration is required, the overhead is combined into the accumulation. The partition with minimum execution time is selected as the optimal reconfiguration strategy.

7. RESULTS

Reverse Time Migration (RTM) is an advanced seismic imaging technique to detect terrain images of geological structures, based on the Earth’s response to injected acoustic waves. The wave propagation within the tested media is simulated forward, and calculated backward, forming a closed loop to correct the velocity model, i.e. the terrain image. The propagation of injected waves is modelled with the isotropic acoustic wave equation [14]:

\[
\frac{\partial^2 p(r, t)}{\partial t^2} + d \nu \nu(r)^2 \nabla^2 p(r, t) = f(r, t) \tag{15}
\]

The propagation involves stencil computation, as the partial differential equation is approximated with the Taylor expansion. The kernel algorithm is shown in Algorithm 4. The propagation types differ from each other in terms of the propagation order and boundary equations. In our implementation, the propagation is approximated with a fifth-order Taylor expansion in space, and first-order Taylor expansion in time. The constant coefficients are calculated using finite difference methods.

The application structure is listed in Figure 3, with A, B, and C presenting functions with different stencil computation, and D indicating image migration. The optimal partition generated in our approach combines segment 2 as the first configuration, and segment 1 and segment 0 are integrated into the following configuration. The configurations are optimised under the analytical model, and mapped by MaxCompiler version 2012.1 to a Xilinx Virtex-6 SX475T FPGA hosted by a MAX3424A card from Maxeler Technologies.

7.1. Model Performance

Figure 6 compares model decisions with implemented results. Under various design environments, the customised designs driven by the analytical model take around 90% of the reconfigurable fabrics. Limited by the memory access pattern and the scalability overhead, duplicating data-paths into the leftover resources will reduce system throughput. Moreover, the model estimations are more than 90% accurate, in terms of resource usage and implementation performance. In other words, with the analytical model taking care of application and circuit details, the applications are running with almost the theoretical performance.

Fig. 6. Model estimations and measured results. COS indicates Configuration 0/1, with Small/Medium/Large data set.
Reconfiguration time, memory transfer time, and computation set-up time are referred to as the overhead time.

Three datasets are applied to the RTM application, s: 128*128*128, m: 128*256*256, l: 256*512*512.

GPU numbers come from best case in published work, running on NVIDIA GTX280 [10], Tesla C1060 [11], and Tesla C2050 [12], respectively.

CPU designs are running on a four-core Intel i7-870 under the OpenMP platform.

Power consumption includes static system power, as well as dynamic system power introduced by enabling computation.

All overhead time is included into the throughput computation.

The number is calculated based on algorithm and execution details in [14]. Without available information, overhead here is assumed to be 0.

Power consumption and reconfiguration overhead are included into the result calculation. Implementation results, the missing details in [10, 11, 12, 14] are labelled as n/a.

<table>
<thead>
<tr>
<th>data size</th>
<th>CPU1</th>
<th>GPU2</th>
<th>FPGA (static)</th>
<th>FPGA (optimal)</th>
</tr>
</thead>
<tbody>
<tr>
<td>execution time (t)</td>
<td>181.7</td>
<td>1458.2</td>
<td>5574.8</td>
<td>527.1</td>
</tr>
<tr>
<td>overhead time (t)</td>
<td>0.03</td>
<td>0.01</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>throughput (GFlop/s)</td>
<td>1.8</td>
<td>1.8</td>
<td>36</td>
<td>56.7</td>
</tr>
<tr>
<td>speed-up</td>
<td>1x</td>
<td>1x</td>
<td>1x</td>
<td>1x</td>
</tr>
<tr>
<td>power (W)</td>
<td>182</td>
<td>185</td>
<td>183</td>
<td>182</td>
</tr>
<tr>
<td>energy (10^3)</td>
<td>33</td>
<td>1020</td>
<td>33</td>
<td>1020</td>
</tr>
<tr>
<td>efficiency (M flop/s)</td>
<td>9.8</td>
<td>9.8</td>
<td>9.8</td>
<td>9.8</td>
</tr>
</tbody>
</table>

1 CPU designs are running on a four-core Intel i7-870 under the OpenMP platform.

2 GPU numbers come from best case in published work, running on NVIDIA GTX280 [10], Tesla C1060 [11], and Tesla C2050 [12], respectively.

3 Three datasets are applied to the RTM application, s: 128*128*128, m: 128*256*256, l: 256*512*512.

4 Reconfiguration time, memory transfer time, and computation set-up time are referred to as the overhead time

5 All overhead time is included into the throughput computation.

6 Power consumption includes static system power, as well as dynamic system power introduced by enabling computation.

7 The number is calculated based on algorithm and execution details in [14]. Without available information, overhead here is assumed to be 0.

### 7.2. Optimal Reconfiguration Solution

Implementation results of the optimal reconfiguration strategies and reference designs are listed in Table 2. Static power consumption and reconfiguration overhead are included into the result calculation. Implementation results are compared with reference designs with the same data set. The best numbers from relevant work are compared with reference designs with the same data set. The reconfigurable designs driven by our analytical model adapt themselves to stay at high throughput levels, and achieve up to 102.9 times speedup and up to 145 times more energy efficiency.

Bounded by the sparse memory access pattern, the measured CPU throughput depends on application data size and decisions of the compiler, generating an uneven performance as data size scales up. The m data set generates the worst performance as data are neither small enough to be cached nor large enough to be properly blocked. The reconfigurable designs driven by our analytical model adapt themselves to stay at high throughput levels, and achieve up to 102.9 times speedup and up to 145 times more energy efficiency.

GPUs have been seen as another strong candidate for high performance computing. Implementation results from relevant papers are introduced [10, 11, 12]. Our optimal design outperforms the published GPU throughput by 1.59 to 2.54 times, and provides 10.2 times more energy efficiency. It is also worth mentioning that, besides stencil computation, the RTM algorithm requires additional computation and communication operations, such as processing boundary conditions and accessing terrain parameters, while the GPU implementations focus on pure stencil computation.
The FPGA implementation in [13] is limited to 2D stencil computation where data are small enough to be cached without domain decomposition. The memory system proposed in [14] is specific to stencil computation with the form of $2^n \cdot (2^n + 1) \cdot 2^n$, and resource consumption scales with data-path parallelism. Additionally, the throughput numbers (28GFlop/s [13] and 35GFlop/s [14]) are far from the optimal level. The concept of multiple time steps is introduced in [15] to eliminate memory bottleneck. Without algorithm details, throughput values of the implementations and estimations in [15] are not available. A configuration containing all application functions is referred to as the static design. With Virtex-6 FPGAs, if previous partitioning algorithms [7, 8, 9] are applied, the static design would be the final configuration, as it achieves maximum task-level parallelism and minimises the communication overhead. As listed in Table 2, the optimal partition is up to 1.45 times faster, and 1.42 times more energy efficient, than the static designs.

8. CONCLUSION

In this paper, we present an automatic approach to exploit run-time potential of applications, with an analytical model targeting stencil computation. Experimental results show promising improvements in system throughput and energy efficiency, compared with various reference designs and relevant work. Future work includes expanding the analytical model into other fields, and investigating partial run-time reconfiguration. Since partial reconfiguration is capable of tuning and replacing specific circuits on the fly, possible improvements include further optimised arithmetic operators and reduced reconfiguration overhead.

9. ACKNOWLEDGEMENT

This work was supported in part by UK EPSRC, by the European Union Seventh Framework Programme under Grant agreement number 248976, 257906 and 287804, by the HiPEAC NoE, by Maxeler University Program, and by Xilinx.

10. REFERENCES


